# **CNN Accelerators**



### References and Credits

- ◇ Computing Trend for AI, 梁伯嵩博士(聯發科), 2018
- Stanford CS231n, "Convolutional Neural Networks for Visual Recognition"
  - ♦ by Fei-Fei Li, Justin Johnson, and Serena Yeung
- MIT 6.S191, "Deep Learning"
  - by Alexander Amini, and Ava Soleimany
- UVA Deep Learning , Univ. of Amsterdam
  - by Efstratios Gavves
- CMSC 35264 Deep Learning, Univ. of Chicago
  - ♦ by Shubhendu Trivedi and Risi Kondor
- Deep Learning for Computer Vision
  - ◆by 台大資工系 莊永裕 教授

# Ingredients in Deep Learning

- Algorithm (Model) + Training Data + Computation
  - CNN models + Big Data + Accelerators



# **Computation Complexity**



## Inference vs. Training Time

- Training takes much more time than inference
- Computer Vision
  - ♦ inference: ~ 7.5 Giga (10<sup>9</sup>) ops
  - ◆training: ~ 1 Exa (10<sup>18</sup>) ops,
- AlphaZero
  - ♦ inference: ~ 368,000 Giga ops
  - ♦ training: ~56,304 Exa ops



## **GFLOP/Dollars in CPU, GPU, TPU**

- ◆ CPU: multi-core (~8) with 128-bit floating-point operations(FLOPs)/core
- ♦ GPU: many-core (~5,000) with 32-bit FLOPs / core
- ◆ TPU: ultra-many-core (~100,000) with 8/16-bit fixed-point operations / core



## CPU vs. GPU vs. TPU

|                                 | Cores                                                          | Clock Speed | Speed (TFLOPs)               | Power |
|---------------------------------|----------------------------------------------------------------|-------------|------------------------------|-------|
| CPU<br>(Intel Core i7-7700k)    | 4<br>(8 threads with<br>hyperthreading)                        | 4.2 GHz     | ~540 FP32                    | 91 W  |
| <b>GPU</b> (NVIDIA GTX 1080 Ti) | 3584 CUDA                                                      | 1.6 GHz     | ~11.4 FP32                   | 250 W |
| GPU<br>(NVIDIA GTX 2080 Ti)     | 4352 CUDA,<br>544 Tensor                                       | 1.55 GHz    | ~12 FP32                     | 250 W |
| GPU<br>(NVIDIA TITAN V)         | 5120 CUDA,<br>640 Tensor                                       | 1.5 GHz     | ~14 FP32<br>~112 FP16        | 250 W |
| GPU<br>(NVIDIA V100)            | 5120 CUDA,<br>640 Tensor                                       | 1.53 GHz    | ~16 FP32<br>~125 for ML      | 300 W |
| TPU (Google Cloud TPU v3)       | 8 Tensor cores<br>(8 x 128 x 128 x<br>2 = 262,144<br>FP16 MAC) | 0.7 GHz     | ~91.8 for FP8<br>~180 for ML | 75 W  |

CPU: Fewer cores, but each core is much faster and much more capable; great at sequential tasks

GPU: More cores, but each core is much slower and "dumber"; great for parallel tasks

TPU: Specialized hardware for deep learning

fastest supercomputers: 1. IBM Summit: 125,000 TFLOPs(10<sup>12</sup>), 15,000,000 W!!!

2. 神威·太湖之光: 92,000 TFLOPs, 15,371,000 W

## Google TPU vs. CPU/GPU

#### Perf/Watt Original & Revised TPU



## **TensorFlow: Tensor Processing Units**





NVIDIA Tesla P100 = 11 TFLOPs NVIDIA GTX 580 = 0.2 TFLOPs

But Power in mobile devices: <1 W!!!

## TPU in Google Cloud



**Google Cloud TPU** = 180 TFLOPs of compute!



**Google Cloud TPU Pod** 

= 64 Cloud TPUs

= 11.5 PFLOPs of compute!

Rmax

Power

Rpeak Rank Site System (TFlop/s) (TFlop/s) (kW) Cores DOE/SC/Oak Ridge National Summit - IBM Power System 2.397.824 143,500.0 200,794.9 9,783 the fastest supercomputer AC922, IBM POWER9 22C 3.07GHz. Laboratory of the world in 2018/11 United States NVIDIA Volta GV100, Dual-rail Mellanox EDR Infiniband IBM

#### **Nvidia Tesla GPU**

Scalable unified architecture based on GeForce 8-series



NVIDIA Telsa, A Unified Graphics and Computing Architecture, *IEEE Micro*, Mar./Apr. 2008.

Patterson and Hennessy, *Computer Organization and Design, The Hardware/Software Interface*, 4th ed., Appendix A, 2009.

#### **NVIDIA Fermi GPU**

- ♦16 Streaming Multiprocessors (SM)
- ◆32 CUDA cores in each SM



## Fermi Streaming Multiprocessor

- 32 CUDA processor cores
- ♦16 load/store units
- 4 special function units
- 64KB shared memory/L1 cache
- ♦128KB register file
- Up to 1536 concurrent threads



## Nvidia V100 GPU

- ♦ 640 Tensor Cores (TC)
  - each TC operates on a 4x4 matrix at 64 ops/clock
- ♦ 120 TFLOPS for training and inference





## SIMD (Single Instruction Multiple Data)

Nvidia Cudnn INT8

| 64b |     |   |     |    |     |    |     |    |  |  |
|-----|-----|---|-----|----|-----|----|-----|----|--|--|
| 32b |     |   |     |    | 32b |    |     |    |  |  |
| 16b | 16b |   | 16b |    | 16b |    | 16b |    |  |  |
| 8b  | 8k  | ) | 8b  | 8b | 8b  | 8b | 8b  | 8b |  |  |

- Very short vectors added to existing ISAs for microprocessors
- ♦ Use existing 64-bit registers split into 2x32-b or 4x16-b or 8x8-b
  - ◆ Lincoln Labs TX-2 from 1957 had 36b datapath split into 2x18b or 4x9b
  - Newer designs have wider registers
    - 128b for PowerPC Altivec, Intel SSE2/3/4
    - 256b for Intel AVX
- ♦ Single instruction operates on all elements within register



## **Nvidia Int8**

- Low-bit accuracy (<16-b) in most deep learning applications</p>
  - sometimes, even binary (1-b) is enough, e.g., BWN
- one Nvidia CUDA core has hardware of 32-b x 32-b MAC hardware
  - one 32-b x 32-b MAC (Multiply-ACcumulate)
  - ◆two 16-b x 16-b MAC
  - ♦ four 8-b x 8-b MAC



# ASIC (Application Specific IC) DNN HW Accelerators

- Deep learning hardware accelerator for "edge" devices
  - power < 1W</p>
- Several benchmarks
  - ◆DianNao series (CAS中國科學院, 2014~2016)
  - ◆ Angel-Eye (Tsinghua 北京清大, 2016~2018)
  - ◆ DNA, GNA, RNA, Thinker (Tsinghua 北京清大, 2017~2019)
  - ◆ Eyeriss v1, v2 (MIT 麻省理工學院, 2017~2019)
  - ◆ EIE, ESE (Stanford史丹福大學, 2016~2017)
  - ◆ TPU (Google谷歌, 2017~2018)
  - ◆ DNPU, UNPU (KAIST南韓科大, 2017~2019)
  - **•** ...

# Comparison of HW DNN

|                      | Tech.<br>(nm) | bits      | f(MHz) | Power(mW)  | speed<br>(GOP/s) | pwr.eff.<br>(GOP/s/W) | SRAM<br>(KB) | Multi.   | layer types       | Parallelism<br>Types(註一)           | features |
|----------------------|---------------|-----------|--------|------------|------------------|-----------------------|--------------|----------|-------------------|------------------------------------|----------|
| DianNao<br>(2014)    | 65            | 16        | 1,000  | 0.485      | 452              | 932                   | 44           | 256      | CNN               | OCP (no data reuse)                | MAT      |
| DaDianNao<br>(2014)  | 28            | 16        | 606    | 16         | 5,580            | 349                   | 36,000       | 4,096    | CNN               | OCP (no data reuse)                | NoC, MAT |
| ShiDianNao<br>(2015) | 65            | 16        | 1,000  | 0.32       | 606              | 1,893                 | 288          | -        | CNN               | OCP (input data transfer inter PE) | 2D, MAT  |
| CambriconX (2016)    | 65            | 16        | 1,000  | 0.95       | 544              | 573                   | 56           | -        | CNN<br>FC         | OCP (no data reuse)                | 1D, MAT  |
| EIE<br>(2016)        | 45            | 16        | 800    | 0.6        | 102              | 170                   | 10,368       | 64       | FC                | ОСР                                | 1D, MAC  |
| Eyeriss (2016, 2017) | 65            | 16        | 200    | 0.28       | 60               | 23.1                  | 83           | 336      | CNN<br>FC         | WP<br>其餘平行不明                       | 2D, MAC  |
| Origami<br>(2017)    | 65            | 12        | 500    | 0.5        | 196              | 437                   | 43           | 196      | CNN               | WP、OCP                             | 1D, MAT  |
| TPU (2017)           | 28            | 8         | 700    | 40,000     | 92,000           | 2,300                 | 28,000       | 65,536   | CNN<br>FC<br>LSTM | 平行不明                               | 2D, MAC  |
| DNPU<br>(2017)       | 65            | 4~16      | 50~200 | 0.063      | 300@16-b         | 4,200                 | 280          | 768@16-b | CNN<br>FC<br>LSTM | ICP · WP · OCP                     | 2D, MAT  |
| PS-ConvNet<br>(2017) | 40            | 4,8,12,16 | 204    | 0.287@16-b | 74               | 270@16-b              | 148          | 256      | CNN               | WP · OCP                           | 2D, MAC  |
| DNA<br>(2017)        | 65            | 16        | 200    | 0.48       | 194              | 406                   | 280          | 1,024    | CNN<br>FC         | ICP · WP · OCP                     | 2D, MAC  |

|                   | Tech. (nm) | bits           | f(MHz) | Power(mW) | speed<br>(GOP/s) | pwr.eff.<br>(GOP/s/W) | SRAM<br>(KB)                                                            | Multi. | layer types       | Parallelism<br>Types(註一)   | features                       |  |  |
|-------------------|------------|----------------|--------|-----------|------------------|-----------------------|-------------------------------------------------------------------------|--------|-------------------|----------------------------|--------------------------------|--|--|
| FlexFlow (2017)   | 65         | 16             | 1,000  | -         | 420              | -                     | 64                                                                      | 256    | CNN               | ICP · WP · OCP             | 2D, MAC,<br>MAT                |  |  |
| DSIP<br>(2018)    | 65         | 16             | 250    | 0.153     | 16               | 105                   | 140                                                                     | 64     | CNN               | ICP · WP · OCP             | 2D, MAC                        |  |  |
| UNPU<br>(2018)    | 65         | 1~16           | 200    | 297       | 345.6@16-b       | 3,080                 | 256                                                                     | 1,152  | CNN<br>FC<br>LSTM | ICP · WP · OCP             | 2D, MAC,<br>NoC                |  |  |
| Think1 (2018)     | 65         | 8, 16          | 10~200 | 4~386     | 410              | 1,060~5,090           | 348                                                                     | 512    | CNN<br>FC<br>LSTM | ICP · WP · OCP             | 2D, MAC                        |  |  |
| Think2 (2018)     | 28         | 1, 2, 4, 8, 16 | 20~400 | 3.4~20.8  | 410@(16, 1)-b    | 95,800@(16, 1)-b      | 224                                                                     | 32     | CNN               | ICP · OCP                  | MAT                            |  |  |
| GNA<br>(2018)     | 28         | 8, 16          | 200    | 142       | 409.6            | 2,880                 | 404                                                                     | 256    | CNN<br>DeCNN      | ICP、WP、OCP、<br>cross layer | 2D,<br>MAT                     |  |  |
| proposed          | 45         | 1~24           | 500    | 0.25@8-b  | 1,000@8-b        | 4,000@8b-b            | ~200                                                                    | 64*9   | CNN<br>FC<br>LSTM | opt.<br>weight,<br>act.    | 1D, 2D,<br>NoC,<br>MAC,<br>MAT |  |  |
| GPU Titan X       | 28         | 32f            | 1,075  | 210       | 5,991            | 29                    | 註一: OCP(output channel parallel)、                                       |        |                   |                            |                                |  |  |
| GPU K40           | 28         | 32f            | 560    | 250       | 1,783            | 7                     |                                                                         |        |                   |                            |                                |  |  |
| mGPU<br>Tegra K1  | 28         | 32f            | 852    | 9         | 68               | 8                     | ICP(input channel parallel) \ WP (window parallel) \ BP(batch parallel) |        |                   |                            |                                |  |  |
| CPU<br>Intel Xeon | 22         | 32f            | 2,900  | 130       | 97               | 1                     |                                                                         |        |                   |                            |                                |  |  |
| FPGA XC7Z045      |            | 16             | 150    | 9.6       | 137              | 14                    |                                                                         |        |                   |                            |                                |  |  |
| FPGA XC7Z020      |            | 8              | 214    | 3.5       | 84.3             | 24                    |                                                                         |        |                   |                            |                                |  |  |

# Moore's Law, Quantum Computer

- Moore's Law
  - double transistors / 18 month
  - ◆ power wall in 2005
  - ◆ends at 1nm?, 0.3nm?
  - applications push technology
    - smart phone + cloud
    - ♦ IoT + big data
    - deep learning + AI
    - **⋄** ...
- Quantum Computer?
  - exponential parallelism
  - information security



```
10 \, \mu m - 1971
 6 \, \mu \text{m} - 1974
 3 \, \mu m - 1977
 1.5 \, \mu m - 1982
 1 µm - 1985
800 nm - 1989
600 nm - 1994
350 nm - 1995
250 nm - 1997
180 nm - 1999
130 nm - 2001
 90 nm - 2004
 65 nm - 2006
 45 \text{ nm} - 2007
 32 nm - 2010
 22 nm - 2012
 14 nm - 2014
 10 nm - 2017
  7 \text{ nm} - 2018
  5 nm - ~2020
```

3 nm - ~2024

## **Software Frameworks**



- quick to develop and test new ideas
- automatically compute gradients
- efficiently run on GPU (wrap cuDNN, cuBLAS, etc.)





## **DL** Frameworks

- ♦ Keras
  - ◆. Keras sits on top of TensorFlow, Theano, or CNTK
- PyTorch
  - ◆allows customization; supported by Facebook
- **♦**MXNET
  - ◆incubated by Apache, and used by Amazon
- ♦ Chainer
  - developed by the Japanese company Preferred Networks
- ◆FastAl
  - built on PyTorch; supported by Kaggle